## Knowledge Organiser 1.1 : Systems Architecture

| 1. The purpose of the CPU                        |  |                                                                                                                                                            |             | 2. Common CPU Components and their Function |                                                                                     |                                                                                |  |
|--------------------------------------------------|--|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|
| The purpose of the CPU                           |  | To manage basic operations of the computer. To be the 'brains' of the                                                                                      | T<br>t      | The Control Unit has two functions          |                                                                                     | (1) Sending signals to control the flow of data and instructions, and (2)      |  |
|                                                  |  | computer                                                                                                                                                   |             |                                             |                                                                                     | decoding instructions                                                          |  |
| The main components of the CPU                   |  | of Control Unit. Arithmetic Logic Unit. Registers. Cache                                                                                                   | C           | Cache memory                                |                                                                                     | A small section of extremely fast memory used to store commonly used           |  |
| Von Neumann<br>Architecture                      |  | The architecture that allows for the storage of instructions and data in the same location                                                                 |             |                                             |                                                                                     | instructions and data. It is useful as the CPU can access the (fast) cache     |  |
| The FDE Cycle                                    |  | The cycle the CPU continuously carries out to process instructions                                                                                         | 1  -        |                                             |                                                                                     | directly. L1 cache is closest to the CPU, L3 cache furthest                    |  |
|                                                  |  |                                                                                                                                                            | T<br>    f( | Гhe ALU ha<br><sup>S</sup> ollowing fւ      | s the<br>Inctions                                                                   | It carries out mathematical operations / logical operations / shifting         |  |
| Binary                                           |  | The number system used to store instructions and data in the computer                                                                                      |             |                                             |                                                                                     | operations on data; for example multiplication, division, logical comparisons  |  |
| The role of a register in the CPU                |  | It is a place to temporarily hold data and instructions as they are being processed by the CPU.                                                            |             | An Address                                  |                                                                                     | This is a location in he Main Memory (RAM) that stores data or instructions    |  |
| The PC                                           |  | The Program Counter keeps the address of the <u>next</u> instruction to be processed                                                                       | 3           | 3. The F-D-E (Fetch Decode Execute) Cycle   |                                                                                     |                                                                                |  |
|                                                  |  |                                                                                                                                                            | Т           | Гhe F-D-Е                                   |                                                                                     |                                                                                |  |
| The MAR                                          |  | The Memory Address Register is used to tell the CPU where to locate data in Main Memory                                                                    | C           | Cycle<br>repeatedly<br>cycles<br>3.         |                                                                                     |                                                                                |  |
| The MDR                                          |  | The Memory Data Register is used to store data that is fetched from Main Memory                                                                            |             |                                             |                                                                                     | Execute 4 2. Decode                                                            |  |
|                                                  |  | The Accumulator stores results of logic operations and calculations used                                                                                   | T           | The Fetch                                   | The add                                                                             | dress is generated by the Program Counter (PC) and is carried to the Memory    |  |
|                                                  |  |                                                                                                                                                            |             | olage                                       |                                                                                     |                                                                                |  |
| 4. Performance of the CPU                        |  |                                                                                                                                                            |             |                                             | Addres                                                                              | s Register (MAR) using the Address Bus. The PC then updates and stores the     |  |
| Cores<br>CPUs with multiple                      |  | cores have more power to run multiple programs at the same time.                                                                                           |             |                                             | next memory address, ready for the next round of the cycle. The data or instruction |                                                                                |  |
| Clock The clock speed or gigahertz (GHz second.  |  | describes how fast the CPU can run. This is measured in megahertz (MHz)<br>Iz) and shows how many fetch-execute cycles the CPU can deal with in a          |             |                                             | that is i                                                                           | in that memory location is placed on the data bus and carried to the processor |  |
|                                                  |  |                                                                                                                                                            |             |                                             | and is s                                                                            | tored in the Memory Data Register (MDR)                                        |  |
| Cache The more data th<br>Size to make so this s |  | ta that can be held in the cache, the shorter the trips the electric pulses need nis speeds up the processing time of each of those billions of electrical | T<br>S      | The Decode<br>Stage                         | e The dat                                                                           | ta or instruction is then the Memory Data Register (MDR). decoded to find out  |  |
| signals, making t                                |  | the computer noticeable faster overall.                                                                                                                    |             |                                             | if it is a                                                                          | piece of data or if it is an instruction to do something such as ADD, STORE,   |  |
| 5. Embedded Systems                              |  |                                                                                                                                                            | 1           |                                             | SWITCH                                                                              | H, REPEAT etc.                                                                 |  |
| ,<br>Definition                                  |  |                                                                                                                                                            |             | aconc                                       |                                                                                     |                                                                                |  |
| A co                                             |  | A computer system which forms part of an electronic device                                                                                                 | nea         | a30115                                      | They are c                                                                          | heaper to make and smaller than a General Purpose Computer                     |  |
| Re-programmable Not                              |  | Not for different purposes but firmware can sometimes be upgraded                                                                                          | Exa         | amples                                      | Washing n                                                                           | nachine, Smart Oven, Car Engine, Pacemaker                                     |  |
|                                                  |  |                                                                                                                                                            |             |                                             |                                                                                     |                                                                                |  |